January 2009 # MM74HC174 — Hex D-Type Flip-Flops with Clear #### **Features** Typical Propagation Delay: 16ns ■ Wide Operating Voltage Range: 2V–6V ■ Low Input Current: 1µA maximum ■ Low Quiescent Current: 80µA (74HC Series) Output Drive: 10 LSTTL Loads ### **Description** The MM74HC174 edge-triggered flip-flops utilize silicon-gate CMOS technology to implement D-type flip-flops. They possess high noise immunity, low-power, and speeds comparable to low-power Schottky TTL circuits. This device contains six master-slave flip-flops with a common clock and common clear. Data on the D input with the specified setup and hold times is transferred to the Q output on the LOW-to-HIGH transition of the CLOCK input. When LOW, the input sets all outputs to a LOW state. Each output can drive ten low-power Schottky TTL equivalent loads. The MM74HC174 is functionally and pin comparable to the 74LS174. All inputs are protected from damage due to static discharge by diodes to $V_{\rm CC}$ and ground. ### **Ordering Information** | Part Number | Operating<br>Temperature<br>Range | © Eco Status | Package | Packing<br>Method | |---------------|-----------------------------------|--------------|----------------------------------------------------------------------------|-------------------| | MM74HC174M | -40 to +85°C | | 16-Lead Small Outline Integrated Circuit | Tubes | | MM74HC174MX | -40 to +85°C | RoHS | (SOIC), JEDEC MS-012, 0.150 Inch Narrow | Tape and<br>Reel | | MM74HC174MTC | -40 to +85°C | | 16-Lead Thin Shrink Small Outline Package | Tubes | | MM74HC174MTCX | -40 to +85°C | RoHS | (TSSOP), JEDEC MO-153, 4.4mm Wide | Tape and<br>Reel | | MM74HC174N | -40 to +85°C | RoHS | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Inch Wide | Tubes | For Fairchild's definition of "green" Eco Status, please visit: <a href="http://www.fairchildsemi.com/company/green/rohs\_green.html">http://www.fairchildsemi.com/company/green/rohs\_green.html</a>. # **Pin Configuration** Figure 1. Pin Configuration (Top View) ### Truth Table (Each Flip-Flop) | | Inputs | | | | | | |-------|-------------------------|------------|-------------------------------|--|--|--| | Clear | Clock | D | Q | | | | | LOW | Don't Care | Don't Care | LOW | | | | | HIGH | <b>↑</b> <sup>(1)</sup> | HIGH | HIGH | | | | | HIGH | ↑ <sup>(1)</sup> | LOW | LOW | | | | | HIGH | LOW | Don't Care | Q <sub>0</sub> <sup>(2)</sup> | | | | #### Notes: - 1. Transition from LOW to HIGH level. - 2. The level of Q before the indicated steady-state input conditions were established. ### **Logic Diagram** Figure 2. Logic Diagram ### **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. Unless otherwise noted, all voltages are referenced to ground. | Symbol | Parame | Min. | Max. | Unit | | |-----------------------------------|--------------------------------------------|-------------|-------------------------|------|-------| | Vcc | Supply Voltage | | -0.5 | +7.0 | V | | V <sub>IN</sub> | DC Input Voltage | | -1.5 to V <sub>CC</sub> | +1.5 | V | | V <sub>OUT</sub> | DC Output Voltage | | -0.5 to V <sub>CC</sub> | +0.5 | V | | I <sub>IK</sub> , I <sub>OK</sub> | Clamp Diode Current | | | ±20 | mA | | I <sub>OUT</sub> | DC Output Current, per Pin | | | ±25 | mA | | I <sub>CC</sub> | DC V <sub>CC</sub> or GND Current, per Pin | | | ±50 | mA | | T <sub>STG</sub> | Storage Temperature Range | | -65 | +150 | °C | | P <sub>D</sub> | Power Dissipation <sup>(3)</sup> | TSSOP, PDIP | | 600 | mW | | r <sub>D</sub> | SOIC | | | 500 | IIIVV | | TL | Lead Temperature, Soldering10 Seconds | | | 260 | °C | #### Notes: 3. Power dissipation temperature derating— plastic "N" package:12mW/°C from 65° to 85°C. #### **Recommended Operating Conditions** The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings. | Symbol | Parameter | Conditions | Min. | Max. | Unit | |-------------------------------------|-----------------------------|-----------------------|------|----------|------| | Vcc | Supply Voltage | | 2 | 6 | V | | $V_{IN}, V_{OUT}$ | DC Input or Output Voltage | | 0 | $V_{CC}$ | V | | T <sub>A</sub> | Operating Temperature Range | | -40 | +85 | °C | | | | V <sub>CC</sub> =2.0V | | 1000 | ns | | t <sub>r</sub> , t <sub>f</sub> Inp | | V <sub>CC</sub> =4.5V | | 500 | ns | | | | V <sub>CC</sub> =6.0V | | 400 | ns | # DC Electrical Characteristics<sup>(4)</sup> | Symbol | Parameter | Conditions | V <sub>cc</sub><br>(V) | T <sub>A</sub> =2 | 25°C | T <sub>A</sub> =-40<br>to+85°C | T <sub>A</sub> =-55<br>to<br>+125°C | Units | |-----------------|----------------------------------|--------------------------------------------------------------------|------------------------|-------------------|------------------------|--------------------------------|-------------------------------------|-------| | | | | ` , | Тур. | Typ. Guaranteed Limits | | | | | | | | 2.0 | | 1.5 | 1.5 | 1.5 | | | $V_{IH}$ | Minimum HIGH Level Input | | 4.5 | | 3.15 | 3.15 | 3.15 | V | | | | | 6.0 | | 4.2 | 4.2 | 4.2 | | | | | | 2.0 | | 0.5 | 0.5 | 0.5 | | | $V_{IL}$ | Minimum LOW Level Input | | 4.5 | | 1.35 | 1.35 | 1.35 | V | | | | | 6.0 | | 1.8 | 1.8 | 1.8 | | | | | V V or | 2.0 | 2.0 | 1.9 | 1.9 | 1.9 | | | | | $V_{IN}=V_{IH}$ or $V_{IL}$ , $ I_{OUT} \le 20\mu A$ | 4.5 | 4.5 | 4.4 | 4.4 | 4.4 | | | | Minimum HIGH Level Output | • | 6.0 | 6.0 | 5.9 | 5.9 | 5.9 | | | Voн | V <sub>OH</sub> Voltage | $V_{IN}=V_{IH}$ or $V_{IL}$ , $\left I_{OUT} \right \le 4.0 mA$ | 4.5 | 4.20 | 3.98 | 3.84 | 3.70 | V | | | | $V_{IN}=V_{IH}$ or $V_{IL}$ , $\left I_{OUT} \right \le 5.2 mA$ | 6.0 | 5.70 | 5.48 | 5.34 | 5.20 | | | | | M M === | 2.0 | 0 | 0.1 | 0.1 | 0.1 | | | | | $V_{IN}=V_{IH}$ or $V_{IL}$ , $ I_{OUT} \le 20\mu A$ | 4.5 | 0 | 0.1 | 0.1 | 0.1 | | | | Minimum LOW Level Output | VIL, 1001 = 20p. ( | 6.0 | 0 | 0.1 | 0.1 | 0.1 | | | V <sub>OL</sub> | Voltage | $V_{IN}=V_{IH}$ or $V_{IL}$ , $\left V_{OUT} \right \leq 4.0 mA$ | 4.5 | 00.2 | 0.26 | 0.33 | 0.40 | V | | | | $V_{IN}=V_{IH}$ or $V_{IL}$ , $\left I_{OUT} \right \le 5.2 mA$ | 6.0 | 0.20 | 0.26 | 0.33 | 0.40 | | | I <sub>IN</sub> | Maximum Input Current | V <sub>IN</sub> =V <sub>CC</sub> or GND | 6.0 | | ±0.1 | ±1.0 | ±1.0 | μA | | I <sub>CC</sub> | Maximum Quiescent Supply Current | $V_{IN}=V_{CC}$ or GND, $I_{OUT}=0\mu A$ | 6.0 | | 8 | 80 | 160 | μΑ | #### Note: <sup>4.</sup> For a power supply of 5V $\pm 10\%$ , the worst-case output voltages (V<sub>OH</sub> and V<sub>OL</sub>) occur for HC at 4.5V. The 4.5V values should be used when designing with this supply. Worst-case V<sub>IH</sub> and V<sub>IL</sub> occur at V<sub>CC</sub> = 5.5V and 4.5V, respectively. (The V<sub>IH</sub> value at 5.5V is 3.85V.) The worst-case leakage current (I<sub>IN</sub>, I<sub>CC</sub>, and I<sub>OZ</sub>) occurs for CMOS at the higher voltage, so the 6.0V values should be used. #### **AC Electrical Characteristics** $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ and $C_L = 15pF$ , $t_r = t_f = 6ns$ . | Symbol | Parameter | Тур. | Guaranteed Limit | Unit | |------------------------------------|------------------------------------------------------|------|------------------|------| | f <sub>MAX</sub> | Maximum Operating Frequency | 50 | 30 | MHz | | t <sub>PHL</sub> ,t <sub>PLH</sub> | Maximum Propagation Delay, Clock, or Clear to Output | 16 | 30 | ns | | t <sub>REM</sub> | Minimum Removal Time, Clear to Clock | -2 | 5 | ns | | ts | Minimum Setup Time, Data to Clock | 10 | 20 | ns | | t <sub>H</sub> | Minimum Hold Time, Clock to Data | 0 | 5 | ns | | t <sub>W</sub> | Minimum Pulsewidth, Clock or Clear | 10 | 16 | ns | # **AC Electrical Characteristics**(5) $C_L = 50 pF$ , $t_r = t_f = 6 ns$ unless otherwise noted. | Symbol | Parameter | V <sub>cc</sub> (V) | T <sub>A</sub> =2 | 5°C | T <sub>A</sub> =-40<br>to+85°C | T <sub>A</sub> =-55 to<br>+125°C | Units | | |-----------------------------------|------------------------------------------------------------|---------------------|-------------------|------|--------------------------------|----------------------------------|------------|--| | | | | Тур. | ( | Suaranteed L | | | | | | | 2.0 | | 5 | 4 | 3 | | | | $f_{MAX}$ | Maximum Operating Frequency | 4.5 | | 27 | 21 | 18 | MHz | | | | | 6.0 | | 31 | 24 | 20 | N. | | | | | 2.0 | 55 | 165 | 206 | 248 | | | | $t_{PHL}, t_{PLH}$ | Maximum Propagation Delay, Clock, or Clear to Output | 4.5 | 18 | 33 | 41 | 49 | ns | | | | or oldar to output | 6.0 | 16 | 28 | 35 | 42 | | | | | | 2.0 | 1 | 5 | 5 | 5 | | | | t <sub>REM</sub> | Minimum Setup Time, Data to Clock | 4.5 | 1 | 5 | 5 | 5 | ns | | | | | 6.0 | 1 | 5 | 5 | 5 | | | | | | 2.0 | 42 | 100 | 125 | 150 | | | | ts Minimum Setup T | Minimum Setup Time, Data to Clock | 4.5 | 12 | 20 | 25 | 30 | ns | | | | | 6.0 | 10 | 17 | 21 | 25 | | | | | | 2.0 | 1 | 5 | 5 | 5 | ns | | | t <sub>H</sub> | Minimum Hold Time, Clock to Data | 4.5 | 1 | 5 | 5 | 5 | | | | | | 6.0 | 1 | 5 | 5 | 5 | | | | | | 2.0 | 35 | 80 | 106 | 120 | | | | tw | Minimum Pulse Width, Clock or Clear | 4.5 | 10 | 16 | 20 | 24 | ns | | | | | 6.0 | 8 | 14 | 18 | 20 | | | | | | 2.0 | 30 | 75 | 95 | 110 | | | | $t_{TLH}, t_{THL}$ | Maximum Output Rise and Fall Time | 4.5 | 8 | 15 | 19 | 22 | ns | | | | | 6.0 | 7 | 13 | 16 | 19 | $\nabla J$ | | | t <sub>r</sub> ,t <sub>f</sub> Ma | | 2.0 | | 1000 | 1000 | 1000 | ns | | | | Maximum Input Rise and Fall Time | 4.5 | | 500 | 500 | 500 | | | | | | 6.0 | | 400 | 400 | 400 | | | | $C_{PD}$ | Power Dissipation Capacitance <sup>(5)</sup> (per Package) | | 136 | | | | pF | | | C <sub>IN</sub> | Maximum Input Capacitance | | 5 | 10 | 10 | 10 | pF | | #### Note: 5. $C_{PD}$ determines the no-load dynamic power consumption, $P_D = C_{PD} \ V_{CC}^2 \ f + I_{CC} \ V_{CC}$ , and the no-load dynamic current consumption, $I_S = C_{PD} \ V_{CC} \ f + I_{CC}$ . #### **AC Waveforms** Figure 3. AC Waveform Figure 4. AC Waveform ### **Physical Dimensions** Figure 5. 16-Lead, Small Outline Integrated Circuit (SOIC) Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/. ## **Physical Dimensions** Figure 6. 16-Lead Thin Shrink Small Outline Package (TSSOP) Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/. ### **Physical Dimensions** NOTES: UNLESS OTHERWISE SPECIFIED - A THIS PACKAGE CONFORMS TO JEDEC MS-001 VARIATION BB - B) ALL DIMENSIONS ARE IN MILLIMETERS. - C) DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR PROTRUSIONS - D) CONFORMS TO ASME Y14.5M-1994 - E) DRAWING FILE NAME: N16EREV1 Figure 7. 16-Lead Plastic Dual-In-Line Package (PDIP) Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: <a href="http://www.fairchildsemi.com/packaging/">http://www.fairchildsemi.com/packaging/</a>. #### TRADEMARKS The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. Build it Now™ CorePLUS™ CorePOWER™ CROSSVOLT\*\* CTL™ Current Transfer Logic™ EcoSPARK® EfficentMa×™ EZSWTCH™\* Fairchild® Fairchild Semiconductor® FACT Quiet Series™ FACT® FAST® Fast∨Core™ FlashWriter® EPS™ E\_PEST# **FRFET**<sup>⁰</sup> Global Power Resource SM Green FPS™ Green FPS™ e-Series™ GTO™ IntelliMAX™ ISOPLANAR™ MegaBuck™ MIČROCOUPLER™ MicroFET™ MicroPak™ MillerDrive™ MotionMa×™ Motion-SPM™ OPTOLOGIC® OPTOPLANAR® PDP SPM™ Power-SPM™ PowerTrench® PowerXS™ Programmable Active Droop™ **QFET** QS™ Quiet Series™ RapidConfigure™ Saving our world, 1mWWWkW at a time™ SmartMax™ SMART START™ SPM® STEALTH™ SuperFET™ SuperSOT™3 SuperSOT™6 SuperSOT\*\*-8 SupreMOS™ SyncFET™ GENERAL The Power Franchise® TinyBoost™ TinyBuck™ TinyLogic<sup>6</sup> TINYOPTO™ TinyPower™ Tiny₽WM™ TinyWire™ μSerDes™ UHC<sup>®</sup> Ultra FRFET™ UniFET™ **VCXTM** VisualMax™ XS™ \* EZSWITCH™ and FlashWriter® are trademarks of System General Corporation, used under license by Fairchild Semiconductor #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness #### ANTI-COUNTERFEITING POLICY Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customer's to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors #### PRODUCT STATUS DEFINITIONS #### Definition of Terms | Delillia Oli Oli Terilis | | | |-------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Datasheet Identification Product Status | | Definition | | Advance Information | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild<br>Semiconductor reserves the right to make changes at any time without notice to improve design. | | No Identification Needed | Full Production | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. | | Obsolete | Not In Production | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only. | Rev. 137